Digital ASIC Micro Architect Design Engineer
This job is no longer accepting applications
See open jobs at Google.See open jobs similar to "Digital ASIC Micro Architect Design Engineer" ASU+GSV Summit.Digital ASIC Micro Architect Design Engineer
- linkCopy link
- emailEmail a friend
Minimum qualifications:
- Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, a related field, or equivalent practical experience.
- 5 years of experience in computer architecture concepts, including microarchitecture, multimedia architecture, and silicon design.
Preferred qualifications:
- Master's degree or Phd in Electrical Engineering, Computer Engineering or Computer Science, with an emphasis on computer architecture.
- Experience architecting and designing low power SoC hardware IP in the following areas, (e.g.,Camera ISP, video codecs, display, computer cores and machine learning accelerators).
- Experience in ASIC development methodology and require Verilog RTL development as per the project demands.
- Experience in collaborating, cross-functionally with system and hardware architecture, IP design and verification, multi-media and machine learning algorithm and software development teams.
- Familiarity with interconnect or fabric, security, multi-level caching architectures.
About the job
Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.
The US base salary range for this full-time position is $150,000-$223,000 + bonus + equity + benefits. Our salary ranges are determined by role, level, and location. The range displayed on each job posting reflects the minimum and maximum target salaries for the position across all US locations. Within the range, individual pay is determined by work location and additional factors, including job-related skills, experience, and relevant education or training. Your recruiter can share more about the specific salary range for your preferred location during the hiring process.
Responsibilities
- Develop system verilog RTL to implement reasoning for ASIC or SoC products according to next-generation architecture specifications.
- Digital design Verification of complex digital design blocks, and interact with architects to identify important verification scenarios.
- Perform detailed data analysis and trade off evaluations to improve our hardware architecture solutions.
- Define and deliver the hardware IP architecture specifications that meet enaged power, performance, area and image quality targets, which will require owning the goals through to tape-out and product launch.
- Collaborate with SoC and system architects on meeting dynamic power, performance and area requirements at the SoC level for multimedia use cases and experiences.
Information collected and processed as part of your Google Careers profile, and any job applications you choose to submit is subject to Google's Applicant and Candidate Privacy Policy.
Google is proud to be an equal opportunity and affirmative action employer. We are committed to building a workforce that is representative of the users we serve, creating a culture of belonging, and providing an equal employment opportunity regardless of race, creed, color, religion, gender, sexual orientation, gender identity/expression, national origin, disability, age, genetic information, veteran status, marital status, pregnancy or related condition (including breastfeeding), expecting or parents-to-be, criminal histories consistent with legal requirements, or any other basis protected by law. See also Google's EEO Policy, Know your rights: workplace discrimination is illegal, Belonging at Google, and How we hire.
If you have a need that requires accommodation, please let us know by completing our Accommodations for Applicants form.
Google is a global company and, in order to facilitate efficient collaboration and communication globally, English proficiency is a requirement for all roles unless stated otherwise in the job posting.
To all recruitment agencies: Google does not accept agency resumes. Please do not forward resumes to our jobs alias, Google employees, or any other organization location. Google is not responsible for any fees related to unsolicited resumes.
This job is no longer accepting applications
See open jobs at Google.See open jobs similar to "Digital ASIC Micro Architect Design Engineer" ASU+GSV Summit.